As readers of IFTLE might imagine, the recent headline "3M Claims new LED Lightbulb designed to burn for 25 years" caught my eye. The article went on to say that the bulb, which looks like a traditional incandescent, has a 25-year lifespan (at three hours of use per day) and a $25 price tag. 3M is betting the price won't be a huge hurdle for consumers because competing LED bulbs "are priced closer to $45." They then repeated the infamous refrain: "LED light costs $1.63 per year to operate -- a quarter of the cost of a traditional bulb. So even at $25, given its longevity, it still comes out where you save money over the life of the bulb."
The bulb uses 3M's multilayer optical film, adhesives, and heat-management technology. They indicate that their marketing has determined that "prospective buyers are likely to be environmentally conscious and more affluent -- similar to those who bought a Toyota Prius hybrid in 2006." IFTLE certainly agrees 100% with the last statement.
IFTLE has gone into great detail to show that it is the bulb that matters, not the expected life of the LED chip. If any of the components of the bulb are not rated for a 25-year lifetime the bulb should not be rated for this period of time. I checked the IFTLE BS meter for the merit of LED lightbulb ads and sure enough they rate just short of outright fraud.
As I shook my head in disbelief that this scam of the American public was continuing unabated, with no corrective information coming from the DOE or any other Government agency [yes that was said tongue in cheek], I got a collect call from old friend Lester Lightbulb. As you know Lester is sitting on death row in San Quentin [isn't it fitting that California is the state that incarcerated him]. As he awaits the electric chair [pun intended] Lester reached out to admonish me for calling my recently failed CFL his "cousin" [see IFTLE 109: "2012 IEEE VLSI Conference ; Lester's cousin CFLDies Prematurely"].
While I had him on the phone I thought you, the readers of IFTLE, would appreciate a direct interview with Lester.
IFTLE: Lester, of course we know that CFL and you are not related, we were just trying to link you, CFL and LED as part of the interior lighting family.
Lester: I'd like to thank IFTLE and its like-minded readers for supporting me as I await eradication from the face of the earth, but that dirtbag "quicksilver" is no family member of mine. Do you see a tungsten filament? NO. So he is certainly not related to me.
IFTLE: Quicksilver... is that his nickname?
Lester: Yes, that's what all us incandescents call him -- quicksilver is mercury and all the CFLs contain that highly toxic element. They are the least environmentally friendly source of light that we can use, which makes it quite ironic that those who claim they are trying to save the environment are about to eradicate me and use him. I guess you haven't seen the latest headlines from Sweden have you?
IFTLE: No, please share them with us, Lester.
Lester: "CFLs creating 'acute crisis' in Sweden." In a series of articles the Swedish newspaper Svenska Dagbladet has reported on the large scale ongoing dumping of fluorescent bulbs (CFLs), and the dangers of released mercury that goes with it [link].
Mina Gillberg, former advisor to EU environment commisioner Margot Wallström is now regretting the consequences of their decision to switch to CFLs. "The motive for replacing incandescent bulbs with CFLs was to save electricity and thereby save the environment," but Gillberg now condemns the drive for CFLs as "absurd."
Sweden estimates that 200,000 CFLs are thrown into glass recycling bins per year. "'This is a health risk for those who work with recycling and a risk that the environmental toxin spreads in the natural environment"..." Especially when the recycling bins are indoors, since mercury vaporizes at room temperature and contaminates the surrounding area."
IFTLE: So mercury or quicksilver is really that big a problem, Lester?
Lester: Mercury has long been recognized worldwide as a health hazard because its accumulation in the body can damage the nervous system, lungs, and kidneys, posing a particular threat to babies in the womb and young children. No one I have ever heard of, of any political persuasion, defends mercury.
The British government instructs households that "...if a compact fluorescent lightbulb is broken in the home, the room should be cleared for 15 minutes because of the danger of inhaling mercury vapour." Similar warnings are on US packaging where, as we have already discussed, the consumer is directed to contact the EPA for proper disposal procedures.
In 2009, timesonline [UK] reported extensively on the production of CFL in China, where "a heavy environmental price is being paid for the production of 'green' lightbulbs."
Tests on hundreds of Chinese employees found dangerously high levels of mercury in their bodies and many have required hospital treatment, according to local health officials in the cities of Foshan and Guangzhou. At the Nanhai Feiyang lighting factory in Foshan tests found 68 out of 72 workers were so badly poisoned they required hospitalization. In Jinzhou, 121 out of 123 employees had excessive mercury levels."
In 2008 Maine banned the disposal of CFL bulbs. In their tests CFLs were broken in a small/ moderate sized room and mercury concentrations in the room were continuously monitored. "Mercury concentration in the room air often exceeded the Maine Ambient Air Guideline of 300 ng/m3 for some period of time, with short excursions over 25,000 ng/m3, sometimes over 50,000 ng/m3, and possibly over 100,000 ng/m3 from the breakage of a single compact fluorescent lamp.... All types of flooring surfaces tested can retain mercury sources even when visibly clean..... Residual mercury in the carpeting has particular significance for children rolling around on a floor, babies crawling, or non mobile infants placed on the floor.... Vacuuming up the smaller debris particles in an un-vented room can elevate mercury concentrations over the MAAG in the room and it can linger at these levels for hours. And the vacuum can become contaminated by mercury such that it cannot be easily decontaminated." They indicated that the homeowner would have a decision on whether or not to "replace the carpet in the area where the bulb was broken."
Is anyone who is buying a previously owned home thinking about whether the carpet has been contaminated with mercury? And what that means to their small children?
So IFTLE, can you tell me why the world's governments and the world's self-described "environmentalists" are trying to eradicate the incandescant bulb and replace them with CFLs?
IFTLE: Lester, I think it's all tied to the EPA. In 1990, EPA was given authority to control mercury and other hazardous air pollutants from major sources of emissions to the air. For fossil fuel-fired power plants, the amendments required EPA to conduct a study of hazardous air pollutant emissions. In 1999, EPA estimated that approximately 75 tons of mercury were found in the coal delivered to power plants each year and about two-thirds of this mercury was emitted to the air annually. In 2000, the EPA found that regulation of hazardous air pollutants, including mercury, from coal and oil-fired power plants was appropriate and necessary. Lester, don't you think that this is a good thing? You can't be for supporting mercury pouring into the atmosphere from our electric utilities, can you?
Lester: No, none of us are, but the electric utilities are taking steps to reduce mercury emissions from power plants as part of ongoing pollution prevention programs. In fact, existing control technologies for sulfur dioxide (SO2), nitrogen oxides (NOx), and particulate matter have reduced power plant mercury emissions by roughly 40 percent already. All of those nasty materials need to be scrubbed as does mercury, but notice I do not include CO2...and don't get me started on that, because CO2 has gotten a worse bum rap than I have by the same ignorant environmentalists and corrupt scientists.
IFTLE: SOX, NOX and particuate reductions are all good things, Lester. I'm with you on the C02 emissions too, Lester. CO2 rates a 5+ on my BS meter, but we shall discuss that scientific fraud another day.
Lester: Anyway, my point is that instead of justifying toxic quicksilver light bulbs by pointing a finger at how toxic power generation is, why not continue to use safe, non-toxic, incandescent light bulbs and work on cleaning up the effluent from our power plants?
IFTLE: Once again you make sense, Lester. Let's take a few minutes to discuss one of my pet peeves: CFL longevity. It's claimed that a CFL will last ten times longer than an incandescent [It says so right on the packaging]. When my CFL bulb recently burned out faster than my incandescent bulbs [see IFTLE 109, "2012 IEEE VLSI Conference; Lester's cousin CFL Dies Prematurely"], several readers reported that they too had experienced less than 1 year lifetime from their CFL bulbs. Hmmmm...
Lester: The basic problem is that quicksilver bulb lifetime is impacted by how often the bulbs are turned on and off and their use temperature. Optimal use for a fluorescent light is to be left on all the time at temperatures between 50-80°F. Wikipedia indicates that "In the case of a 5-minute on/off cycle the lifespan of a CFL can be reduced to close to that of incandescent light bulbs" -- which is exactly the result that you got!
Since a lot of light use in the home is less than five minutes (i.e., a trip to the bathroom; looking in a closet; quick night time trip to the kitchen; get tool out of the garage, etc.), a much more accurate statement for CFL packaging would be: "Lifetime is estimated at 250-10,000 hours depending on use."
The picture below is of a CFL that failed after 200 hours [link]. The electrolytic capacitor is bulging at the end, and it had ruptured its safety seal and leaked electrolyte; the heatshrink tubing around the inductor got so hot that it split; and the capacitors are all seriously discolored.
The only way to get the maximum life from any CFL is to keep the electronics as cool as possible -- preferably well under the manufacturers' recommendation of 50°F.
Homeowners will also be faced with the expensive requirement to replace all non-ventilated light fittings with new ones that have sufficient airflow to maintain a safe temperature for CFL use. Because such fittings must be installed by a licensed electrician (in most countries), this is another expense that is usually ignored.
Any potential saving in energy bills is gone ... for quite a few years, until the cost of the fittings and their installation is amortized. There is also the enormous waste of replacing perfectly good light fixtures with new ones, so the environmental impact is also negative -- probably by a large margin.
By the way, IFTLE, I saw that you threw your CFL bulb away with the garbage. Hope you won't be doing that anymore after our little discussion on mercury!
IFTLE: Wow, Lester, that's a lot to think about. Anything else you want to share with our readers?
Lester: Yes, I'd like them to read the 2009 NY Times "green blog" interview with Howard Brandston. He is the award-winning lighting designer who helped develop the nation's first standards for energy-efficient building design.
Mr. Brandston accuses "energy zealots" of using "faulty science" to determine the efficiency of light bulbs. To quote Mr Branston: "The calculations used by the government and others promulgating or promoting use of CFLs is strictly mathematical conjecture and has nothing to do with reality."
When asked whether we shouldn't be doing all we can to cut down the amount of power usage, he responded: "But hoping that lighting is going to make a major contribution [to the reduction of power usage] borders on ridiculous. The real areas that should be looked at that would make big gains are in all commercial office buildings. If they raised the temperature in the summer that they would cool to and lowered the temperature that they would heat to [...] we would save more energy in a few months than all the lighting watts per square foot baloney that's going on now."
Basically, IFTLE, his conclusions are the same as yours when you looked at how much lighting contributed to the overall power usage in your house: "If you're trying to save energy, that isn't the place to start." [see IFTLE 98: Lester the Lightbulb vs. CFL and LED: The saga continues]
IFTLE: Lester, as always it has been a pleasure. I sincerely hope we can turn things around and get you a pardon, for your good and the good of the country.
For all the latest on 3DIC, advanced packaging and the exploits of Lester the Lightbulb stay linked to IFTLE..............................
Saturday, August 25, 2012
Monday, August 20, 2012
IFTLE 112 TSMC Staffing up for 2.5/3D Expansion ; Semi 3D Standards; Sony shows off 3D stacked Image Sensors
The Latest from TSMC
Ken Liu of Taiwan Economic News reports that TSMC is aggressively hiring for their 2.5/3D packaging and test unit and will have a team of over 400 specialists ready for this business area [link]. Reports are that they have hired experts away from ASE, Siliconware and Powertech to fill these vacancies.
In the past IFTLE has insinuated that TSMC was working with a half dozen primary customers in the 2.5D area. Liu now names them as Xilinx, AMD, Nvidia, Qualcomm, TI, Marvell and Altera Corp.
Reports in Taiwan are that TSMC lost the chance for making Apple A3 processors to Samsung because of its lack of the capability to package and test the chips. TSMC management reportedly now feels confident of securing Apple's foundry contracts for next-generation processors. The A6 ??
Per Steve Liebson here is a close up of the TSMC / Alterra 2.5D (which TSMC is now calling their chip-on-wafer-on-substrate CoWoS technology) test vehicle which we have previously described [ link]. It was evidently was on display at the Cadence booth at the recent design automation conference. TSMC describes the 2.5D circuit as being composed of 65 nm GPS, 45 nm DRAM and 28 nm SoC.
(Click on any of the images below to enlarge them.)
In the past IFTLE has insinuated that TSMC was working with a half dozen primary customers in the 2.5D area. Liu now names them as Xilinx, AMD, Nvidia, Qualcomm, TI, Marvell and Altera Corp.
Reports in Taiwan are that TSMC lost the chance for making Apple A3 processors to Samsung because of its lack of the capability to package and test the chips. TSMC management reportedly now feels confident of securing Apple's foundry contracts for next-generation processors. The A6 ??
Per Steve Liebson here is a close up of the TSMC / Alterra 2.5D (which TSMC is now calling their chip-on-wafer-on-substrate CoWoS technology) test vehicle which we have previously described [ link]. It was evidently was on display at the Cadence booth at the recent design automation conference. TSMC describes the 2.5D circuit as being composed of 65 nm GPS, 45 nm DRAM and 28 nm SoC.
(Click on any of the images below to enlarge them.)
3DIC SEMI Standards The Inspection and Metrology Task Force of the Semi 3D standards group, recently approved its first Standard ,SEMI 3D1, Terminology for Through Silicon Via Geometrical Metrology. SEMI 3D1 will provide a starting point for standardization of geometrical metrology for selected dimensions of through silicon vias (TSVs). Although different technologies can measure various geometrical parameters of an individual TSV, or of an array of TSVs, such as pitch, top diameter, top area, depth, taper (or sidewall angle), bottom area, and bottom diameter, it is currently difficult to compare results from the various measurement technologies as parameters are often described by similar names, but actually represent different aspects of the TSV geometry.
Other standards under development by the Inspection & Metrology Task Force include SEMI Draft Document 5270, Guide for Measuring Voids in Bonded Wafer Stacks, SEMI Draft Document 5409, Guide for Metrology for Measuring Thickness, Total Thickness Variation (TTV), Bow, Warp/Sori, and Flatness of Bonded Wafer Stacks, SEMI Draft Document 5410, Guide for Metrology Techniques to be used in Measurement of Geometrical Parameters of Through-Silicon Vias (TSVs) in 3DS-IC Structures, and SEMI Draft Document 5447, Terminology for Measured Geometrical Parameters of Through-Glass Vias (TGVs) in 3DS-IC Structures.
The Thin Wafer Handling Task Force is focused defining thin wafer handling requirements including physical interfaces used in 3D-IC manufacturing. Current standards for shipping are not well-suited for the reliable storage and transportation of thin wafers and dice on tape frames used in 3D-IC manufacturing. Wafer thicknesses of 30-200um will need significant changes to the current design criteria of current wafer transport and storage containers. SEMI Draft Document 5175 aims to address the robust handling and shipping of thin wafers, including changes in securing the wafers.
The Bonded Wafer Stacks Task Force is near completion of its SEMI Draft Document 5173, Guide for Describing Materials Properties and Test Methods for a 300 mm 3DS-IC Wafer Stack and SEMI Draft Document 5174, Specification for Identification and Marking for Bonded Wafer Stacks.
Current wafer standards do not adequately address the needs of wafers used in three-dimensional bonded wafer stacks for stacked integrated circuits. In each step of a 3D-IC process, the incoming material must be specified in terms of wafer dimension and materials present. Wafer thickness, edge bevel, notch, mass, bow/warp and diameters change when wafer stacks are bonded, debonded, and when wafers incorporated into stacks are thinned. Further, these parameters will change for a single wafer stack during process. This Document will provide the required properties of both silicon ("device") wafers and glass ("carrier") wafers to be used in 3D-IC applications. Templates for describing bonded wafer stacks and processed wafers to be used in the bonding flow would be provided as well.
The Middle-End Task Force is focused on the middle-end processes on wafers with or without TSVs, including post-final metal temporary bonding, wafer thinning, TSV formation and reveal, micro-bumping, redistributed line formation and carrier de-bond. The task force's first two proposals are SEMI Draft Document 5473, Guide for Alignment Mark for 3DS-IC Process, and SEMI Draft Document 5474, Guide for CMP and Micro-bump Processes for Frontside TSV Integration.
Further details on the Semi standard efforts can be found here [link].
Sony Stacked Image Sensor
CMOS image sensors are used in a wide range of Sony products, including digital cameras, digital camcorders, DSLR cameras and Android based smartphones. Sony has focused on key traditional parameters such as increased pixel counts, improved resolution and higher speed. January 2012, Sony announced that it had successfully developed a 3D stacked CMOS image sensor complete with TSV. In place of the supporting substrate used in conventional back-illuminated CMOS image sensors, this image sensor stacks the back-illuminated pixels layer onto chips containing the circuit section for signal processing which facilitates greater functionality and compactness. The new structure is positioned to become the next generation of back-illuminated CMOS image sensors.
For all the latest in 3DIC and advanced packaging stay linked to IFTLE...........................
Sunday, August 12, 2012
IFTLE 111 New Temporary Bonding Technologies Introduced at Suss 3D Workshop
At the recent Semicon West, Suss, which supports all commercially available temporary bonding solutions, held their annual 3D workshop.
(Click on any of the images below to enlarge them.)
(Click on any of the images below to enlarge them.)
IMEC
Eric Beyne of IMEC reported on 3D technology status. He sees:
- a clear industry convergence on Cu-TSV, vias middle with TSV dimensions 5 x 50 um.
- a significant challenge is still a wafer carrier system for wafer thinning with high precision and compatible with further backside processing
- as the technology matures they see a stronger emphasis on fine pitch die-to-die stacking : 40 µm Þ 20 µm Þ 10 µm
Beyne sees current application focus areas as:
When looking at all the studies performed on TSVs the literature offers the following conclusions:
IMEC is moving their standard process from 5 um in 50 um thick silicon to 3 um in 50 um thick silicon. They see this soon moving to 2 um TSV in 30 um silicon which is an AR of 15. They see the standard interposer as 10 um TSV in 100 um thick silicon.
Ga Tech
Venky Sundaram of GaTech updated the audience on "Glass as an Ideal Material for Interposers, Packages and System Integration." The two interposer programs at GATech are focused on Low Cost Silicon Interposers and Packages (LSIP); (a) wafer based; (b) panel based and Low Cost Glass Interposers; (a) wafer based and (b) panel based
According to Sundaram glass has the following attributes:
Although glass does have its challenges:
They see two commercialization paths for glass. They eventually see glass wafers as 2X less cost and panel based glass as 10X based glass.
AMKOR
Ron Huemoeller of Amkor looked at the migration of SoC to 2.5D. This can occur by breaking up large pieces of logic into smaller chips and mating on an interposer or breaking up a large monolithic die into functions and mounting on an interposer.
The former is exemplified by the now infamous Xilinx FPGA interposer development which Amkor is in the process of assembly scaling up.
Amkor sees 2.5D assembly challenges as:
• Die-Die X-Y Spacing - Fillet sizes and pad metallurgy and materials
- Process assembly sequence ; Micro-join method
• Die-Die / Die-Substrate Joining- Micro bump uniformity ; Method of Join ; Materials
• Thermal and Power Management
- Use of Lids, Stiffeners and Passives
- Underfill/Resin bleed, adhesive compatibility
- Process assembly sequence and materials
• Warpage Control
- Interposer warpage ; Substrate warpage
- Top die warpage - area density/distribution
• Intermediate e-Test Points
- Process assembly sequence
Assembly options include chip on substrate, chip on wafer and chip on chip all of which have pros and cons.
This was followed by the introduction to tree new temporary bonding solutions that Suss is working on with Dow Corning, Dow Chemical and 3M.
Jim Rosson of Dow Corning introduced a bi-layer, temporary bonding solution with a room temperature de-bond. This silicone solution consists of a WL-30XX Release layer and a WL-40XX Adhesive layer.
De-bonding consists automated mechanical de-bonding at room temperature on Suss de-bonders
The wafer is solvent cleaned on flex frame with compatible solvents and the carrier wafer is cleaned by standard processes.
Dow Corning is currently expanding their beta test program of this temporary bonding system.
Jeff Calvert introduced Dow Chemicals new BCB based temporary bonding solution XP-BCB.
AP-3000 adhesion promoter is spun onto the carrier wafer followed by XP-BCB onto active die wafer.
The temp adhesive is cured at 210-230C for 10-30 min. De bonding is done mechanically at RT due to the lower adhesion of BCB to the device wafer.
Blake Dronen of 3M described their next generation Wafer Support System (WSS).
Gen II WSS uses conventional WSS materials but adds a high temperature thermoplastic primer layer to the substrate surface as a surface for the UV curable adhesive to bond, independent of the wafer surface passivation material. Upon laser degradation the LTHC layer and removal of the glass , the WSS adhesive joining layer can be peeled off the primer surface in a conventional manner. The thermoplastic primer is solvent rinsed, eliminating any opportunities for residue or imparting bump damage by the peel step. This process reportedly will be ready for release in 4Q.
An LTHC free process is also being developed to simplify glass recycle and reduce overall process cost by eliminating the debonder laser. It uses the conventional WSS materials but replaces the LTHC layer with a 100% solids UV curable "release layer" that is tuned to enable mechanical separation of the carrier at the interface. The adhesive joining layer, when cured, becomes a single component with the release layer, peeled as one during debond. The LTHC free process is currently being developed and optimized.
Chris Rosenthal of Suss reported on their high throughput modular equipment platform for temporary bonding and debonding. Adhesive thickness requirements depend on the application:
Suss introduced the XBC300 Gen2 for Room Temperature Debonding and Cleaning.
Monday, August 6, 2012
IFTLE 110 Samsung Breaks Wall of Silence at DAC 2012
Design Automation Conference 2012
At the design automation conference in June Samsung, who has been on absolute lockdown when it comes to 3DIC materials leaking out of the company, opened the door...just a little bit with Samsung foundry indicating that they will be ready to release 3D TSV Technology and Wide IO Memory Solutions "in early 2013."
Samsung's message as to the major attributes of 3DIC vs a package on package solution (PoP) are summarized in the slide below:
(Click on any of the images below to enlarge them.)
(Click on any of the images below to enlarge them.)
In terms of wide IO memory solutions they report that they will have wide IO DRAM (Non-JEDEC type ball interface) ready for customer sample in early 2013 and will also have JEDEC standard wide IO DRAM2 .
They claim that TSV PDK and Design Methodology has been proven for 32nm node:
Not a lot of info, but at least an official indication that Samsung foundry is getting ready and we should be seeing products in les than a year.
Larger Silicon Interposers are Coming
Up to now, silicon interposers have been limited in x,y dimension to the field size of the steppers being used or 35 mm sq. It is no coincidence that the size of the Xilinx FPGA interposer is 35 mm.
At the recent Semicon West, USHIO (link) introduced a large-field stepper lithography tool targeting interposer fabrication for 2.5D/3D semiconductor packaging applications.
Using a 70 mm projection lens the new litho tool is capable of a 50 x 50 mm field size. They are also indicating that by 2013 they will be introducing 100 mm projection lens, which will increase the field size to 70 x 70mm. Overlay accuracy is reportedly less than 500nm. Alignment is IR transmission based.
EVG Wafer Bonding System first to Pass Equipment Maturity Assessment at Sematech
EVG announced that its GEMINI Automated Wafer Bonding System has become the first product to pass a systematic, rigorous Equipment Maturity Assessment (EMA) implemented within SEMATECH's 3D Interconnect program. The Sematech assessments are designed to determine equipment readiness for high-volume manufacturing (HVM).
The EVG GEMINI exceeded Level 3 equipment maturity requirements -- the highest assessment rating awarded before transfer of new manufacturing processes into pilot lines or HVM. Temporary adhesive bonding, silicon fusion bonding, and metal thermocompression bonding processes have been investigated on 300-mm wafer bonding system installed at CNSE in Albany, New York.
SEMATECH qualified wafer bonding alignment accuracy of less than 500 nm exceeding the wafer alignment specs of the ITRS for 2018. Sitaram Arkalgud, director of SEMATECH’s 3D Interconnect program indicated that EVG is the first company to pass ISMI's Equipment Maturity Assessment methodology.
Subscribe to:
Posts (Atom)